A 10-bit, 10Msps Pipelined ADC with First Stage Conventional SAR ADC and Second Stage Multi-bit Per Cycle SAR ADC

A 10-bit, 10Msps Pipelined ADC with First Stage Conventional SAR ADC and Second Stage Multi-bit Per Cycle SAR ADC
Author :
Publisher :
Total Pages : 112
Release :
ISBN-10 : OCLC:1047742145
ISBN-13 :
Rating : 4/5 (45 Downloads)

Book Synopsis A 10-bit, 10Msps Pipelined ADC with First Stage Conventional SAR ADC and Second Stage Multi-bit Per Cycle SAR ADC by : Paridhi Gulati

Download or read book A 10-bit, 10Msps Pipelined ADC with First Stage Conventional SAR ADC and Second Stage Multi-bit Per Cycle SAR ADC written by Paridhi Gulati and published by . This book was released on 2016 with total page 112 pages. Available in PDF, EPUB and Kindle. Book excerpt: A pipelined ADC is generally used for high speeds and high resolutions in applications where latency is not a major concern. This project involves the design of a 10 bit pipelined ADC with a conventional SAR ADC as stage one. The first stage also has an integrated comparator and amplifier. A dynamic automatic gain control scheme is used for the amplification of the first stage residue voltage. Techniques such as redundancy help in achieving higher speed while bidirectional single side switching helps in reducing power consumption. The second stage is a 3 bit per cycle SAR ADC that makes use of a scaled down version of the voltage supply. The ADC designed in this project makes use of 0.13um CMOS technology and is able to achieve a sampling rate of 10MS/s and ENOB of 9.95.


A 10-bit, 10Msps Pipelined ADC with First Stage Conventional SAR ADC and Second Stage Multi-bit Per Cycle SAR ADC Related Books

A 10-bit, 10Msps Pipelined ADC with First Stage Conventional SAR ADC and Second Stage Multi-bit Per Cycle SAR ADC
Language: en
Pages: 112
Authors: Paridhi Gulati
Categories:
Type: BOOK - Published: 2016 - Publisher:

DOWNLOAD EBOOK

A pipelined ADC is generally used for high speeds and high resolutions in applications where latency is not a major concern. This project involves the design of
A 12-bit, 10 Msps Two Stage SAR-based Pipeline ADC
Language: en
Pages: 272
Authors: Miguel Francisco Gandara
Categories:
Type: BOOK - Published: 2012 - Publisher:

DOWNLOAD EBOOK

The market for battery powered communications devices has grown significantly in recent years. These devices require a large number of analog to digital convert
A 10 B 50 MS/s Two-stage Pipelined SAR ADC in 180 Nm CMOS*Project Supported by the National Natural Science Foundation of China (Nos. 61234002, 61322405, 61306044, 61376033) and the Opening Project of Science and Technology on Reliability Physics and Application Technology of Electronic Component Laboratory (No. ZHD201302).
Language: en
Pages:
Low-Power High-Speed ADCs for Nanometer CMOS Integration
Language: en
Pages: 95
Authors: Zhiheng Cao
Categories: Technology & Engineering
Type: BOOK - Published: 2008-07-15 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

Low-Power High-Speed ADCs for Nanometer CMOS Integration is about the design and implementation of ADC in nanometer CMOS processes that achieve lower power cons
High-Resolution and High-Speed Integrated CMOS AD Converters for Low-Power Applications
Language: en
Pages: 181
Authors: Weitao Li
Categories: Technology & Engineering
Type: BOOK - Published: 2017-08-01 - Publisher: Springer

DOWNLOAD EBOOK

This book is a step-by-step tutorial on how to design a low-power, high-resolution (not less than 12 bit), and high-speed (not less than 200 MSps) integrated CM