Pseudofunctional Delay Tests for High Quality Small Delay Defect Testing

Pseudofunctional Delay Tests for High Quality Small Delay Defect Testing
Author :
Publisher :
Total Pages :
Release :
ISBN-10 : OCLC:812658249
ISBN-13 :
Rating : 4/5 (49 Downloads)

Book Synopsis Pseudofunctional Delay Tests for High Quality Small Delay Defect Testing by : Shayak Lahiri

Download or read book Pseudofunctional Delay Tests for High Quality Small Delay Defect Testing written by Shayak Lahiri and published by . This book was released on 2012 with total page pages. Available in PDF, EPUB and Kindle. Book excerpt: Testing integrated circuits to verify their operating frequency, known as delay testing, is essential to achieve acceptable product quality. The high cost of functional testing has driven the industry to automatically-generated structural tests, applied by low-cost testers taking advantage of design-for-test (DFT) circuitry on the chip. Traditional at-speed functional testing of digital circuits is increasingly challenged by new defect types and the high cost of functional test development. This research addressed the problems of accurate delay testing in DSM circuits by targeting resistive open and short circuits, while taking into account manufacturing process variation, power dissipation and power supply noise. In this work, we developed a class of structural delay tests in which we extended traditional launch-on-capture delay testing to additional launch and capture cycles. We call these Pseudofunctional Tests (PFT). A test pattern is scanned into the circuit, and then multiple functional clock cycles are applied to it with at-speed launch and capture for the last two cycles. The circuit switching activity over an extended period allows the off-chip power supply noise transient to die down prior to the at-speed launch and capture, achieving better timing correlation with the functional mode of operation. In addition, we also proposed advanced compaction methodologies to compact the generated test patterns into a smaller test set in order to reduce the test application time. We modified our CodGen K longest paths per gate automatic test pattern generator to implement PFT pattern generation. Experimental results show that PFT test generation is practical in terms of test generation time.


Pseudofunctional Delay Tests for High Quality Small Delay Defect Testing Related Books

Pseudofunctional Delay Tests for High Quality Small Delay Defect Testing
Language: en
Pages:
Authors: Shayak Lahiri
Categories:
Type: BOOK - Published: 2012 - Publisher:

DOWNLOAD EBOOK

Testing integrated circuits to verify their operating frequency, known as delay testing, is essential to achieve acceptable product quality. The high cost of fu
Test and Diagnosis for Small-Delay Defects
Language: en
Pages: 228
Authors: Mohammad Tehranipoor
Categories: Technology & Engineering
Type: BOOK - Published: 2011-09-08 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

This book will introduce new techniques for detecting and diagnosing small-delay defects in integrated circuits. Although this sort of timing defect is commonly
Pseudo Functional Path Delay Test Through Embedded Memories
Language: en
Pages:
Authors: Yukun Gao
Categories:
Type: BOOK - Published: 2015 - Publisher:

DOWNLOAD EBOOK

On-chip memory arrays are widely used in systems-on-chip. Prior research has shown that timing critical paths often go through these memories. Embedded memories
High Quality Transition and Small Delay Fault ATPG
Language: en
Pages:
Authors:
Categories:
Type: BOOK - Published: 2004 - Publisher:

DOWNLOAD EBOOK

Path selection and generating tests for small delay faults is an important issue in the delay fault area. A novel technique for generating effective vectors for
Models in Hardware Testing
Language: en
Pages: 263
Authors: Hans-Joachim Wunderlich
Categories: Computers
Type: BOOK - Published: 2009-11-12 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

Model based testing is the most powerful technique for testing hardware and software systems. Models in Hardware Testing describes the use of models at all the