A 10 B 50 MS/s Two-stage Pipelined SAR ADC in 180 Nm CMOS*Project Supported by the National Natural Science Foundation of China (Nos. 61234002, 61322405, 61306044, 61376033) and the Opening Project of Science and Technology on Reliability Physics and Application Technology of Electronic Component Laboratory (No. ZHD201302).

A 10 B 50 MS/s Two-stage Pipelined SAR ADC in 180 Nm CMOS*Project Supported by the National Natural Science Foundation of China (Nos. 61234002, 61322405, 61306044, 61376033) and the Opening Project of Science and Technology on Reliability Physics and Application Technology of Electronic Component Laboratory (No. ZHD201302).
Author :
Publisher :
Total Pages :
Release :
ISBN-10 : OCLC:1051860724
ISBN-13 :
Rating : 4/5 (24 Downloads)

Book Synopsis A 10 B 50 MS/s Two-stage Pipelined SAR ADC in 180 Nm CMOS*Project Supported by the National Natural Science Foundation of China (Nos. 61234002, 61322405, 61306044, 61376033) and the Opening Project of Science and Technology on Reliability Physics and Application Technology of Electronic Component Laboratory (No. ZHD201302). by :

Download or read book A 10 B 50 MS/s Two-stage Pipelined SAR ADC in 180 Nm CMOS*Project Supported by the National Natural Science Foundation of China (Nos. 61234002, 61322405, 61306044, 61376033) and the Opening Project of Science and Technology on Reliability Physics and Application Technology of Electronic Component Laboratory (No. ZHD201302). written by and published by . This book was released on 2016 with total page pages. Available in PDF, EPUB and Kindle. Book excerpt: Abstract: A 10-bit 50 MS/s pipelined SAR ADC is presented which pipelines a 5-bit SAR-based MDAC with a 6-bit SAR ADC. The 1-bit redundancy relaxes the requirement for the sub-ADC decision in accuracy. The SAR-based and "half-gain" MDAC reduce the power consumption and core area. The dynamic comparator and SAR control logic are applied to reduce power consumption. Implemented in 180 nm CMOS, the fabricated ADC achieves 56.04 dB SNDR and 5mW power consumption from 1.8 V power supply at 50 MS/s.


A 10 B 50 MS/s Two-stage Pipelined SAR ADC in 180 Nm CMOS*Project Supported by the National Natural Science Foundation of China (Nos. 61234002, 61322405, 61306044, 61376033) and the Opening Project of Science and Technology on Reliability Physics and Application Technology of Electronic Component Laboratory (No. ZHD201302). Related Books

A 10 B 50 MS/s Two-stage Pipelined SAR ADC in 180 Nm CMOS*Project Supported by the National Natural Science Foundation of China (Nos. 61234002, 61322405, 61306044, 61376033) and the Opening Project of Science and Technology on Reliability Physics and Application Technology of Electronic Component Laboratory (No. ZHD201302).
Language: en
Pages:
Modeling of Channel Mismatch in Time-interleaved SAR ADC*Project Supported by the National Natural Science Foundation of China (Nos. 61234002, 61322405, 61306044, 61376033) and the National High-Tech Program of China (No. 2013AA014103).
Language: en
Pages:
Authors:
Categories:
Type: BOOK - Published: 2015 - Publisher:

DOWNLOAD EBOOK

Abstract: In a time-interleaved analog-to-digital converter (TI ADC), several individual ADCs operate in parallel to achieve a higher sampling rate. Low power c