Applying the "split-ADC" Architecture to a 16 Bit, 1 MS/s Differential Successive Approximation Analog-to-digital Converter

Applying the
Author :
Publisher :
Total Pages : 350
Release :
ISBN-10 : OCLC:228030083
ISBN-13 :
Rating : 4/5 (83 Downloads)

Book Synopsis Applying the "split-ADC" Architecture to a 16 Bit, 1 MS/s Differential Successive Approximation Analog-to-digital Converter by :

Download or read book Applying the "split-ADC" Architecture to a 16 Bit, 1 MS/s Differential Successive Approximation Analog-to-digital Converter written by and published by . This book was released on 2008 with total page 350 pages. Available in PDF, EPUB and Kindle. Book excerpt: Abstract: Successive Approximation (SAR) analog-to-digital converters are used extensively in biomedical applications such as CAT scan due to the high resolution they offer. Capacitor mismatch in the SAR converter is a limiting factor for its accuracy and resolution. Without some form of calibration, a SAR converter can only achieve 10 bit accuracy. In industry, the CAL-DAC approach is a popular approach for calibrating the SAR ADC, but this approach requires significant test time. This thesis applies the "Split-ADC" architecture with a deterministic, digital, and background self-calibration algorithm to the SAR converter to minimize test time. In this approach, a single ADC is split into two independent halves. The two split ADCs convert the same input sample and produce two output codes. The ADC output is the average of these two output codes. The difference between these two codes is used as a calibration signal to estimate the errors of the calibration parameters in a modified Jacobi method. The estimates are used to update calibration parameters are updated in a negative feedback LMS procedure. The ADC is fully calibrated when the difference signal goes to zero on average. This thesis focuses on the specific implementation of the "Split-ADC" self-calibrating algorithm on a 16 bit, 1 MS/s differential SAR ADC. The ADC can be calibrated with 105 conversions. This represents an improvement of 3 orders of magnitude over existing statistically-based calibration algorithms. Simulation results show that the linearity of the calibrated ADC improves to within "1 LSB.


Applying the "split-ADC" Architecture to a 16 Bit, 1 MS/s Differential Successive Approximation Analog-to-digital Converter Related Books

Applying the
Language: en
Pages: 350
Authors:
Categories: Analog-to-digital converters
Type: BOOK - Published: 2008 - Publisher:

DOWNLOAD EBOOK

Abstract: Successive Approximation (SAR) analog-to-digital converters are used extensively in biomedical applications such as CAT scan due to the high resolutio
Circuit Design for Realization of a 16 Bit 1MS/s Successive Approximation Register Analog-to-Digital Converter
Language: en
Pages: 242
Authors: Cody R. Brenneman
Categories:
Type: BOOK - Published: 2010 - Publisher:

DOWNLOAD EBOOK

Abstract: As the use of digital systems continues to grow, there is an increasing need to convert analog information into the digital domain. Successive Approxi
Time-interleaved Analog-to-Digital Converters
Language: en
Pages: 148
Authors: Simon Louwsma
Categories: Technology & Engineering
Type: BOOK - Published: 2010-09-08 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

Time-interleaved Analog-to-Digital Converters describes the research performed on low-power time-interleaved ADCs. A detailed theoretical analysis is made of th
Charge-Sharing SAR ADCs for Low-Voltage Low-Power Applications
Language: en
Pages: 173
Authors: Taimur Rabuske
Categories: Technology & Engineering
Type: BOOK - Published: 2016-08-02 - Publisher: Springer

DOWNLOAD EBOOK

This book introduces readers to the potential of charge-sharing (CS) successive approximation register (SAR) analog-to-digital converters (ADCs), while providin
High-Speed Analog-to-Digital Conversion
Language: en
Pages: 233
Authors: Michael J. Demler
Categories: Technology & Engineering
Type: BOOK - Published: 2012-12-02 - Publisher: Elsevier

DOWNLOAD EBOOK

This book covers the theory and applications of high-speed analog-to-digital conversion. An analog-to-digital converter takes real-world inputs (such as visual